

# AS501: Notice about Final Project

KAIST Graduate School of AI Semiconductor 18 May 2024



## **Outline**



- 1. Introduction
- 2. Baseline HW + SW
- 3. Guidelines



## **Outline**



1. Introduction

Baseline HW + SW

3. Guidelines



## Final Project



- The final project's outline is to achieve better performance on your hardware than on baseline hardware when running baseline (or improved) software



## **Evaluation Standards**



- 1. Proposal (10 %)
- 2. Presentation (60 %)
  - Peer review (30 %)
    - Each group's final report will be evaluated by other groups
  - Professor review (30 %)
  - Standard: Presentation quality (50 %), Innovation of Idea (25 %), Performance improvement (25 %)
- 3. Final report (30 %)



## **Outline**



1. Introduction

2. Baseline HW + SW

3. Guidelines



## Baseline HW + SW File



- 1. Download **final.tar.gz** to /home/ASxxxxxxxx
- 2. tar –xzvf final.tar.gz



## **Baseline HW Specifications**



Scalar core + Instruction cache + External memory



- Scalar core: Non-pipelined
- Instruction cache: Direct-mapped, SAED32nm Marco SRAM (512 B)
  - Hit: 1 cycle
  - Miss: 1 cycle + 40 ns
  - You can modify the clock period according to your hardware
- External Memory: Behavioral memory (32 MB)
  - 40 ns {4 x memory clock (10ns), fixed} 메모리 읽기/쓰기 딜레이는 고정입니다
  - All sample parameters are already loaded
  - You can't modify the external memory clock, # of ports, and word width 메모리 클릭, 포트 수, 메모리 가로 폭은 수정할 수 없습니다.

```
// Clock generator
// You can modify ClkPeriod according to your hardware
localparam ClkPeriod = 10.0;
localparam ClkHalf = ClkPeriod / 2;
initial begin
    clk = 1'b0;
    forever #ClkHalf clk = ~clk;
end
```

```
// Memory Clock generator
// You can't modify mClkPeriod
localparam mClkPeriod = 10.0;
localparam mClkHalf = mClkPeriod / 2;
initial begin
    mclk = 1'b0;
    forever #mClkHalf mclk = ~mclk;
end
```

# Baseline HW - Synthesis Report



Clock Period: 10.0 ns

## Timing

| <pre>clock clk_i (rise edge)</pre>                                 | 10.00 | 10.00 |
|--------------------------------------------------------------------|-------|-------|
| clock network delay (ideal)                                        | 0.00  | 10.00 |
| clock uncertainty                                                  | -0.70 | 9.30  |
| SCORE/DECODER/COUNTER_INSTRET/cnt_data_o_reg_63_/CLK (DFFARX1_RVT) | 0.00  | 9.30  |
| library setup time                                                 | -0.03 | 9.27  |
| data required time                                                 |       | 9.27  |
|                                                                    |       |       |
| data required time                                                 |       | 9.27  |
| data arrival time                                                  |       | -9.25 |
|                                                                    |       |       |
| slack (MET)                                                        |       | 0.01  |

#### Area

| Combinational area:    | 18894.843989 |
|------------------------|--------------|
| Buf/Inv area:          | 1067.404808  |
| Noncombinational area: | 9405.869731  |
| Macro/Black Box area:  | 28363.267578 |
| Net Interconnect area: | 11931.264669 |
|                        |              |
| Total cell area:       | 56663.981299 |
| Total area:            | 68595.245968 |

#### Power

| Cell Interna   | 1 Power |      | 1.4433 | mW  | (100%) |            |            |   |         |   |
|----------------|---------|------|--------|-----|--------|------------|------------|---|---------|---|
| Net Switchin   | g Power |      | 6.1077 | uW  | (0%)   |            |            |   |         |   |
|                |         |      |        |     |        |            |            |   |         |   |
| Total Dynamic  | Power   |      | 1.4494 | mW  | (100%) |            |            |   |         |   |
| Cell Leakage P | ower    |      | 2.7357 | mW  |        |            |            |   |         |   |
|                | Inter   | nal  |        | Swi | tching | Leakage    | Total      |   |         |   |
|                |         |      |        |     |        | Power      |            |   |         |   |
|                |         |      |        |     |        | 0.0000     |            |   |         |   |
| memory         | 92.1    | 192  |        |     | 0.2450 | 0.0000     | 92.3642    | ( | 2.21%)  |   |
| black_box      | 0.0     | 0000 |        |     | 0.0000 | 0.0000     | 0.0000     | ( | 0.00%)  |   |
| clock_network  | 1.3462e | +03  |        |     | 0.0000 | 0.0000     | 1.3462e+03 | ( | 32.17%) | i |
| register       | 1.0     | 023  |        |     | 0.3151 | 1.4365e+09 | 1.4378e+03 | ( | 34.36%) |   |
| sequential     | 0.0     | 0000 |        |     | 0.0000 | 0.0000     | 0.0000     | ( | 0.00%)  |   |
| combinational  | 3.9     | 537  |        |     | 5.5477 | 1.2992e+09 | 1.3087e+03 | ( | 31.27%) |   |
|                |         |      |        |     |        |            |            |   |         |   |

Use these values as a baseline HW performance



# Baseline HW - P&R Report



Clock Period: 10.0 ns (by synthesis)

## **Timing**

| <pre>clock clk_i (rise edge)</pre>                                 | 10.00 | 10.00   |  |  |  |  |  |  |
|--------------------------------------------------------------------|-------|---------|--|--|--|--|--|--|
| clock network delay (propagated)                                   | 0.61  | 10.61   |  |  |  |  |  |  |
| clock reconvergence pessimism                                      | 0.04  | 10.65   |  |  |  |  |  |  |
| SCORE/DECODER/COUNTER_INSTRET/cnt_data_o_reg_63_/CLK (DFFARX1_RVT) |       |         |  |  |  |  |  |  |
|                                                                    | 0.00  | 10.65 r |  |  |  |  |  |  |
| clock uncertainty                                                  | -0.10 | 10.55   |  |  |  |  |  |  |
| library setup time                                                 | -0.06 | 10.49   |  |  |  |  |  |  |
| data required time                                                 |       | 10.49   |  |  |  |  |  |  |
|                                                                    |       |         |  |  |  |  |  |  |
| data required time                                                 |       | 10.49   |  |  |  |  |  |  |
| data arrival time                                                  |       | -10.48  |  |  |  |  |  |  |
|                                                                    |       |         |  |  |  |  |  |  |
| slack (MET)                                                        |       | 0.02    |  |  |  |  |  |  |

#### Area

| Cell Area | rea (netlist):               |          |  |  |  |  |
|-----------|------------------------------|----------|--|--|--|--|
| Cell Area | (netlist and physical only): | 59727.94 |  |  |  |  |

#### Power

| Cell Internal Po   | wer = 9.25e+08 pW (            | 83.3%)          |               |             |          |       |
|--------------------|--------------------------------|-----------------|---------------|-------------|----------|-------|
| Net Switching Po   | wer = 1.86e+08 pW (            | 16.7%)          |               |             |          |       |
| Total Dynamic Powe | r = 1.11e+09 pW (1             | 00.0%)          |               |             |          |       |
| Cell Leakage Power | = <b>1.7</b> 9e+ <b>0</b> 9 pW |                 |               |             |          |       |
| Power Group        | Internal Power                 | Switching Power | Leakage Power | Total Power | ( % )    | Attrs |
|                    |                                |                 |               |             |          |       |
| io_pad             | 0.00e+00                       | 0.00e+00        | 0.00e+00      | 0.00e+00    | ( 0.0%)  |       |
| memory             | 7.30e+07                       | 1.29e+06        | 0.00e+00      | 7.43e+07    | ( 2.6%)  |       |
| black_box          | 0.00e+00                       | 0.00e+00        | 6.24e+06      | 6.24e+06    | ( 0.2%)  |       |
| clock_network      | 8.46e+08                       | 1.74e+08        | 2.07e+07      | 1.04e+09    | ( 35.8%) | i     |
| register           | 1.18e+06                       | 5.16e+05        | 6.79e+08      | 6.81e+08    | ( 23.4%) |       |
| sequential         | 0.00e+00                       | 0.00e+00        | 0.00e+00      | 0.00e+00    | ( 0.0%)  |       |
| combinational      | 5.23e+06                       | 1.03e+07        | 1.09e+09      | 1.10e+09    | ( 38.0%) |       |
|                    |                                |                 |               |             |          |       |
| Total              | 9.25e+08 pW                    | 1.86e+08 pW     | 1.79e+09 pW   | 2.91e+09 pW |          |       |

- PnR result is slightly different between runs due to the varying division of tasks between threads

  PnR은 매번 돌릴 때마다. 결과가 미세하게 달라집니다. 값이 미세하게 다른 점에 대해 크게 신경 쓰지마세요
- Use these values as a baseline HW performance



## **Baseline SW Specifications**



Multilayer perceptron



- program/test\_code/mlp.c

- All sample test codes have already been compiled in program/out according to # of test inputs
- You can retrain the model using Machine Learning techniques
- If you intentionally train with provided test set, you will be given a score of 0

의도적으로 test data를 이용해 학습을 수행하여, accuracy를 높이는 행위를 할 경우 0점 처리하겠습니다.



## Baseline SW (continue)



Multilayer perceptron

Accuracy, cycle, instruction count, and simulation time when # of test inputs = 10

```
Accuracy = 96.50

mcycleh = 00000003, mcycle = 7df7940f

minstreth = 00000000, minstret = d0cd54c6

finish at simulation time 1499827987650000

V C S S i m u l a t i o n R e p o r t

Time: 149982798765000000 fs

CPU Time: 53180.780 seconds; Data structure size: 64.9Mb
```

Accuracy, cycle, instruction count, and simulation time when # of test inputs = 1000

Use these values as a baseline SW performance

```
Accuracy = 99.00

mcycleh = 00000000, mcycle = 596590d6

minstreth = 00000000, minstret = 14e155ae

finish at simulation time 149982913750000

V C S S i m u l a t i o n R e p o r t

Time: 14998291375000000 fs

CPU Time: 5297.910 seconds; Data structure size: 64.9Mb
```

Accuracy, cycle, instruction count, and simulation time when # of test inputs = 100

Takes too long on baseline HW (minimum 10 days)
Expected accuracy: 96.76%

when # of test inputs = 10000



## Parameter Memory Map



```
localparam InputSize
                        = 'd784;
                        = 'd128;
localparam Hidden1Size
localparam Hidden2Size
                        = 'd64;
localparam OutputSize
                        = 'd10;
localparam NumOfTest
                        = 'd10;
localparam InputAddr
                        = DMemStart;
localparam Fc1WAddr
                        = (InputAddr + InputSize * NumOfTest * 4);
                        = (Fc1WAddr
localparam Fc1BAddr
                                      + InputSize * Hidden1Size * 4);
                        = (Fc1BAddr + Hidden1Size * 4);
localparam Fc10Addr
                        = (Fc10Addr + Hidden1Size * 4);
localparam Fc2WAddr
                        = (Fc2WAddr + Hidden1Size * Hidden2Size * 4);
localparam Fc2BAddr
localparam Fc2OAddr
                        = (Fc2BAddr + Hidden2Size * 4);
                        = (Fc20Addr + Hidden2Size * 4);
localparam Fc3WAddr
localparam Fc3BAddr
                        = (Fc3WAddr + Hidden2Size * OutputSize * 4);
localparam OutputAddr
                        = (Fc3BAddr
                                      + OutputSize * 4);
                        = (OutputAddr + OutputSize * 4);
localparam LabelAddr
localparam ImageInitFile = "../../program/test code/image/image 10.txt";
localparam Fc1WInitFile = "../../program/test_code/parameter/fc1_weight.txt";
localparam Fc1BInitFile = "../../program/test code/parameter/fc1 bias.txt";
localparam Fc2WInitFile = "../../program/test code/parameter/fc2 weight.txt";
localparam Fc2BInitFile = "../../program/test code/parameter/fc2 bias.txt";
localparam Fc3WInitFile = "../../program/test code/parameter/fc3 weight.txt";
localparam Fc3BInitFile = "../../program/test code/parameter/fc3 bias.txt";
localparam LabelInitFile = "../../program/test code/label/label.txt";
```

label output fc3 bias fc3\_weight fc2 out fc2 bias fc2 weight fc1 out fc1 bias fc1 weight Input 0x00004000 1 Byte

All sample testbenches have already been written in sim/tb according to # of test inputs



# Parameter Memory Map (continue)



- Input and label must use the provided file (program/test\_code/image)
  - Pre-processing (zero-skipping, compression, etc) must be performed in your HW থ্রব্য label은 제공된 파일을 사용하세요. থ্রব্য ক্ষর্মন এর্ব্য অর্থা ভ্রম্বনটে, মার্ম্যার্থ ক্ষর্যার্থ ক্ষর্য ক্ষর্যার্থ ক্ষর্য ক্ষর্যার্থ ক্ষর্য ক্ষর্যার্থ ক্ষর্য ক্ষর্যার্থ ক্ষর্যার্থ ক্ষর্যার্থ ক্ষর্যার্থ ক্ষর্য ক্ষর্য ক্ষর্যার্থ ক্ষর্
- You don't need to store intermediate output (fc1\_out, and fc2\_out)

최종 output이 아닌 중간 layer output은 외부 메모리에 꼭 쓸 필요는 없습니다. (HW에 따라 사이클 낭비가 될 수 있습니다.)

 Please submit a file including all parameters and write the address in the report.

모든 parameter 파일을 제출하고 메모리 저장 주소를 report에 기재해주세요.

- Performance result must include the action of storing the final output to external memory
  - Post-processing is also required

최종 output을 메모리에 쓰는 행동까지 성능에 포함되어야 합니다. 만약 output의 데이터 형식이, baseline과 다르면 후처리를 HW에서 수행한 후 저장해야 합니다.

We plan to use random test inputs to verify the authenticity of your report contents

우리는 랜덤 test input을 사용해서, 제출한 parameter를 메모리에 적재하여, 보고서에 기재된 내용의 신뢰성을 검증할 예정입니다.



## File Description



- program/testcode/mlp.h : Header file of multilayer perceptron
- program/testcode/mlp.c : Source code of multilayer perceptron
- program/testcode/parameter: weights and bias of each layer
- program/testcode/label: label
- program/testcode/image\_10: 10 test image
- program/testcode/image\_100: 100 test image
- program/testcode/image\_1000: 1000 test image
- program/testcode/image\_10000: 10000 test image



# File Description (continue)



- program/out/mlp\_10.hex: Hex file when # of test inputs is 10
- program/out/mlp\_100.hex: Hex file when # of test inputs is 100
- program/out/mlp\_1000.hex: Hex file when # of test inputs is 1000
- program/out/mlp\_10000.hex: Hex file when # of test inputs is 10000
- sim/run\_vcs\_10.sh: simulation script when # of test images is 10
- sim/run\_vcs\_100.sh: simulation script when # of test images is 100
- sim/run\_vcs\_1000.sh: simulation script when # of test images is 1000
- sim/run\_vcs\_10000.sh: simulation script when # of test images is 10000
- sim/tb/core\_tb\_10.sv: testbench when # of test images is 10
- sim/tb/core\_tb\_100.sv: testbench when # of test images is 100
- sim/tb/core\_tb\_1000.sv: testbench when # of test images is 1000
- sim/tb/core\_tb\_10000.sv: testbench when # of test images is 10000



# File Description (continue)



syn/run\_dc.sh: synthesis script

pnr/run\_icc2.sh: pnr script



## **Outline**



1. Introduction

2. Baseline HW + SW

3. Guidelines



## **Presentation Guidelines**



- 16 teams are split into two days, respectively (June 3<sup>rd</sup> and June 5<sup>th</sup>).
  - 1 to 8 teams will present on June 3<sup>rd</sup>, and 9 to 16 teams will present on June 5<sup>th</sup>.
- Each group must present within 5 minutes and answer the questions for 3 minutes.
- Freely describe what technique you used and the performance results
- Language
  - Slide: English
  - Presentation: Korean or English



# Report Guidelines



- Due (June 12<sup>th</sup>)
  - Upload to KLMS
- Each group must submit within 3 pages.
- Please submit all files used in the final project, including parameter.txt, RTL, TB, etc, as a tar/zip/gz file.
- Language
  - Korean or English



## Report Guidelines (Continue)



## Criteria

- Motivation
- Technique
- Performance evaluation.
  - Please show the performance improvement including reference.
  - For example, you need to prove timing improvement with timing report after synthesis.
- Reference (ex: Synthesis report, P&R report)
  - If you explain the performance improvement based on not synthesis results but P&R results, it can be evaluated more favorably.

### Caution

• If there are any issues regarding timing violations (setup time or hold time, etc), please include the explanation of these issues in the report.

